Vincent Han
Lab Report 2
EE 4301

July 29th, 2023

#### 1. Introduction

The Cordic computer is an algorithm used in digital signal processing and trigonometric calculations, based on rotations and vectoring. It efficiently computes functions like sine and cosine by iteratively rotating an initial vector towards the target vector. Bit-serial implementations process data one bit at a time, requiring fewer hardware resources and offering simpler debugging. However, they have slower execution speeds. Bit-parallel implementations process multiple bits simultaneously, providing faster computation for high-throughput applications but at the cost of increased hardware complexity. From an FPGA perspective, bit-serial designs are suitable for resource-constrained FPGAs and easier verification, while bit-parallel designs excel in high-throughput scenarios but require careful resource management. The choice between the implementations depends on the specific application and available resources.

## 2. Bit Serial Implementation

The bit-serial implementation architecture is a digital hardware approach where data is processed one bit at a time. Unlike bit-parallel designs that handle multiple bits simultaneously, bit-serial implementations process data in a sequential manner. This means that each bit is processed one after the other. As a result, the hardware structure is simpler and more compact compared to bit-parallel designs. It allows for the use of narrower data paths and reduces the number of required logic elements, making it suitable for resource-constrained scenarios or applications where minimizing hardware complexity is important. However, the trade-off for this simplicity is a decrease in computation speed compared to bit-parallel implementations. Bit-serial architectures find their usefulness in situations where computational efficiency takes a back seat to conserving hardware resources or when the processing demands are not time-critical.

### 3. Discussion of Results

Cordic computers benefit from precomputed tables and simulation waveforms, improving their efficiency and validating the design. Utilization is a key consideration, as it determines how effectively hardware resources are utilized, directly impacting the overall performance of the

Cordic computer. The timing report plays a vital role in ensuring correct functionality by analyzing timing constraints, and engineers can use this information to perform optimizations and meet required timing specifications. On the other hand, the power report is essential for optimizing power consumption, which holds significant importance in various applications, especially in portable devices where battery life is crucial. By analyzing the power report, engineers can implement techniques such as clock gating or power-aware optimizations to reduce power consumption without compromising the Cordic computer's functionality. These aspects collectively contribute to the successful implementation and performance of Cordic computers in various hardware systems.

# 4. Summary and Conclusion

Cordic computers are efficient algorithms used for digital signal processing and trigonometric calculations through rotations and vectoring. They compute functions like sine and cosine by iteratively rotating an initial vector toward the target vector. Bit-serial implementations process data one bit at a time, making them suitable for resource-constrained scenarios, but they have slower execution speeds compared to bit-parallel designs that handle multiple bits simultaneously. From an FPGA perspective, bit-serial designs are easier to verify and suitable for resource-constrained FPGAs, while bit-parallel designs excel in high-throughput applications but require careful resource management. Precomputed tables and simulation waveforms enhance Cordic efficiency and validate designs. Utilization affects performance by determining hardware resource efficiency, while the timing report ensures correct functionality by analyzing timing constraints. Engineers can optimize power consumption using the power report, especially important for portable devices with limited battery life. These aspects collectively contribute to successful Cordic computer implementation and performance in various hardware systems.

### 5. Source Code

```
`timescale 1ns / 1ps

module cordic(
   input clk,
   input [1:0] btn,
   input [5:0] sw,
   output [6:0] disp,
   output [3:0] anode,
   output reg [12:0] LED
```

```
wire signed [width-1:0] x_start,y_start;
reg [3:0] dig1;
reg [3:0] dig2;
reg [3:0] dig3;
reg [3:0] dig4;
disp D(clk, dig1, dig2, dig3, dig4, disp, anode);
assign x start = 16'b0010011011011101;
always @(posedge clk) begin
    if(btn == 2'b10)
assign ROM[0] = 16'b001100100100100;
assign ROM[1] = 16'b0001110110101100;
assign ROM[2] = 16'b0000111110101110;
assign ROM[3] = 16'b00000111111110101;
assign ROM[4] = 16'b00000011111111111;
assign ROM[5] = 16'b0000001000000000;
assign ROM[6] = 16'b0000000100000000;
assign ROM[8] = 16'b000000001000000;
assign ROM[9] = 16'b000000000100000;
assign ROM[10] = 16'b0000000000010000;
assign ROM[11] = 16'b0000000000001000;
assign ROM[12] = 16'b00000000000000100;
reg signed [15:0] x [0:12];
```

```
wire signed [15:0] y sum [0:11];
wire donex [0:11];
wire doney [0:11];
wire donez [0:11];
always @(posedge clk)
   y[0] <= y start;
serial addY0(y_sum[0], y_a[0], y_b[0], clk, doney[0]);
serial addX1(x sum[1], x a[1], x b[1], clk, donex[1]);
serial addY1(y sum[1], y a[1], y b[1], clk, doney[1]);
serial addX2(x sum[2], x a[2], x b[2], clk, donex[2]);
serial addY2(y sum[2], y a[2], y b[2], clk, doney[2]);
serial addZ2(z sum[2], z a[2], z b[2], clk, donez[2]);
serial addY3(y_sum[3], y_a[3], y_b[3], clk, doney[3]);
serial addY4(y sum[4], ya[4], yb[4], clk, doney[4]);
```

```
serial addZ4(z sum[4], z a[4], z b[4], clk, donez[4]);
serial addY5(y sum[5], y a[5], y b[5], clk, doney[5]);
serial addY6(y sum[6], y_a[6], y_b[6], clk, doney[6]);
serial addY7(y sum[7], y a[7], y b[7], clk, doney[7]);
serial addY8(y sum[8], y a[8], y b[8], clk, doney[8]);
serial addY9(y_sum[9], y_a[9], y_b[9], clk, doney[9]);
serial addZ9(z sum[9], z_a[9], z_b[9], clk, donez[9]);
serial addX10(x sum[10], x a[10], x b[10], clk, donex[10]);
serial addY10(y_sum[10], y_a[10], y_b[10], clk, doney[10]);
serial addZ10(z sum[10], z a[10], z b[10], clk, donez[10]);
serial addX11(x sum[11], x a[11], x b[11], clk, donex[11]);
serial addY11(y sum[11], y a[11], y b[11], clk, doney[11]);
serial addZ11(z sum[11], z a[11], z b[11], clk, donez[11]);
genvar i;
begin: xyz
   wire z sign;
   wire signed [15:0] x_shr, y_shr;
    assign y_shr = y[i] >>> i;
```

```
assign z sign = z[i][15];
assign y_a[i] = y[i];
assign x_b[i] = z_{sign} ? y_{shr} : 0 - y_{shr};
assign y_b[i] = z_{sign} ? 0 - x_{shr} : x_{shr};
assign z b[i] = z sign ? ROM[i] : 0 - ROM[i];
always @(posedge clk)
    if(donex[i] && doney[i] && donez[i]) begin
         x[i+1] \le x sum[i];
        y[i+1] <= y sum[i];
if(btn == 2'b01) begin
    if(change == 0) begin
         count <= (count+1)%13;</pre>
        change <= 1;</pre>
    change <= 0;</pre>
dig1 <= x[count][15:12];</pre>
dig2 <= x[count][11:8];</pre>
dig3 <= x[count][7:4];</pre>
dig4 \le x[count][3:0];
LED <= 13'b000000000000;
LED[count] <= 1;</pre>
```

```
timescale 1ns / 1ps
module disp(
    input [3:0] dig1,
   input [3:0] dig2,
   input [3:0] dig3,
   input [3:0] dig4,
   output reg [6:0] disp,
   output reg [3:0] anode
   wire [6:0] disp1;
   wire [6:0] disp2;
   wire [6:0] disp3;
   wire [6:0] disp4;
   seg7 d1(disp1, dig1);
    seg7 d2(disp2, dig2);
    seg7 d3(disp3, dig3);
    seg7 d4(disp4, dig4);
                disp = disp4;
                anode = 4'b1110;
```

```
module serial(sum, a, b, clk, done);
  input [15:0] a;
  input [15:0] b;
  input clk;
  reg [15:0] x;
  reg [15:0] z;
  output reg [15:0] sum;
  output reg done;
  reg cout;
  reg s;
  reg cin;
  reg [15:0] sum_temp;

initial begin
    sum_temp <= 0;
    cin <= 0;
    done <= 0;</pre>
```

```
integer i;
always @(posedge clk) begin
    for(i = 0; i < 16; i=i+1) begin
        x = a >>> i;
        z = b >>> i;

        (cout, s) = x[0] + z[0] + cin;

        sum_temp = {s, sum_temp[15:1]};
        cin = cout;

        if(i == 15) begin
            sum = sum_temp;
            done = 1;
        end
        end
end
end
end
end
end
end
```